



### XS40, XSP Board V1.4 User Manual

How to install, test, and use your new XS40 or XSP Board

Copyright ©1997-2001 by X Engineering Software Systems Corporation.

All XS-prefix product designations are trademarks of XESS Corp.

All XC-prefix product designations are trademarks of Xilinx.

All rights reserved. No part of this publication may be reproduced, stored in a retrieval system, or transmitted, in any form or by any means, electronic, mechanical, photocopying, recording, or otherwise, without the prior written permission of the publisher. Printed in the United States of America.

## **Preliminaries**

#### **Getting Help!**

Here are some places to get help if you encounter problems:

- If you can't get the XS40 Board hardware to work, send an e-mail message describing your problem to help@xess.com or submit a problem report at <a href="http://www.xess.com/reghelp.html">http://www.xess.com/reghelp.html</a>. Our web site also has
  - answers to frequently-asked-questions,
  - example designs for the XS Boards,
  - application notes,
  - a place to sign-up for our email forum where you can post questions to other XS Board users.
- If you can't get your XILINX Foundation software tools installed properly, send an e-mail message describing your problem to hotline@xilinx.com or check their web site at <a href="http://support.xilinx.com">http://support.xilinx.com</a>.

#### Take notice!!

- The XS40 Board requires an external power supply to operate! It does not draw power through the downloading cable from the PC parallel port.
- If you are connecting a 9VDC power supply to your XS40 Board, please make sure the center terminal of the plug is positive and the outer sleeve is negative.
- The V1.4 version of the XS40 Board now uses a programmable oscillator with a default frequency of 50 MHz. You must reprogram the oscillator if you want to use another frequency. The procedure for doing this is described on page 8.

#### **Packing List**

Here is what you should have received in your package:

- an XS40 or XSP Board (note that your XSP Board will be labeled as an XS40 but the socket will contain a Xilinx Spartan FPGA with an "XCS" prefix);
- a 6' cable with a 25-pin male connector on each end;
- an XSTOOLs CDROM with software utilities and documentation for using the XS40 Board.

## Installation

#### **Installing the XSTOOLs Utilities and Documentation**

XILINX currently provides the Foundation tools for programming their FPGAs and CPLDs. Any recent version of XILINX software should generate bitstream configuration files that are compatible with your XS40 Board. Follow the directions XILINX provides for installing their software. You can get additional help at <a href="http://xup.msu.edu/license/index.htm">http://xup.msu.edu/license/index.htm</a>.

XESS Corp. provides the additional XSTOOLs utilities for interfacing a PC to your XS40 Board. Run the SETUP.EXE program on the XSTOOLs CDROM to install these utilities.

#### **Applying Power to Your XS40 Board**

You can use your XS40 Board in two ways, distinguished by the method you use to apply power to the board.

#### **Using a 9VDC wall-mount**

You can use your XS40 Board all by itself to experiment with logic and microcontroller designs. Just place the XS40 Board on a non-conducting surface as shown in Figure 1. Then apply power to jack J9 of the XS40 Board from a 9V DC wall transformer with a 2.1 mm female, center-positive plug. (See Figure 2 for the location of jack J9 on your XS40 Board.) The on-board voltage regulation circuitry will create the voltages required by the rest of the XS40 Board circuitry.

#### **Solderless Breadboard Installation**

The two rows of pins from your XS40 Board can be plugged into a solderless breadboard with holes spaced at 0.1" intervals. (One of the A.C.E. protoboards from 3M is a good choice.) Once plugged in, all the pins of the FPGA and microcontroller, and SRAM are accessible to other circuits on the breadboard. (The numbers printed next to the rows of pins on your XS40 Board correspond to the pin numbers of the FPGA.) Power can still be supplied to your XS40 Board though jack J9, or power can be applied directly through several pins on the underside of the board. Just connect +5V, +3.3V, and ground to the following pins for your particular type of XS40 Board. (You will need +3.3V only if your XS40 Board contains an XC4000XL type of FPGA.)

• Table 1: Power supply pins for the various XS40 Boards.

| XS40 Board Type | GND Pin | +5V Pin | +3.3V Pin |
|-----------------|---------|---------|-----------|
| XS40-005E V1.4  | 52      | 2, 54   | none      |
| XS40-005XL V1.4 | 52      | 2       | 54        |
| XS40-010E V1.4  | 52      | 2, 54   | none      |
| XS40-010XL V1.4 | 52      | 2       | 54        |
| XSP-010 V1.4    | 52      | 2,54    | none      |



• Figure 1: External connections to the XS40 Board.



• Figure 2: Arrangement of components on the XS40 Board.

#### Connecting a PC to Your XS40 Board

The 6' cable included with your XS40 Board connects it to a PC. One end of the cable attaches to the parallel port on the PC and the other connects to the female DB-25 connector (J1) at the top of the XS40 Board as shown in Figure 1.

#### **Connecting a VGA Monitor to Your XS40 Board**

You can display images on a VGA monitor by connecting it to the 15-pin J2 connector at the bottom of your XS40 Board (see Figure 1). You will have to download a VGA driver circuit to your XS40 Board to actually display an image. You can find an example VGA driver at <a href="http://www.xess.com/ho03000.html">http://www.xess.com/ho03000.html</a>.

#### Connecting a Mouse or Keyboard to Your XS40 Board

You can accept inputs from a keyboard or mouse by connecting it to the J5 PS/2 connector at the bottom of your XS40 Board (see Figure 1). You can find an example keyboard driver at <a href="http://www.xess.com/ho03000.html">http://www.xess.com/ho03000.html</a>.

#### **Setting the Jumpers on Your XS40 Board**

The default jumper settings shown in Table 2 configure your XS40 Board for use in a logic design environment. You will need to change the jumper settings only if you are:

- using your XS40 in a stand-alone mode where it is unconnected from the PC parallel port (see page 12),
- reprogramming the clock frequency on your XS40 Board (see page 8),
- executing microcontroller code from internal ROM instead of the external SRAM on the XS40 Board. (You will have to replace the ROMless microcontroller on the XS40 Board with a ROM version to use this feature.)

| • | Γable | 2: | Jumper | settings | for | XS40 | and | XSP | Boards. |  |
|---|-------|----|--------|----------|-----|------|-----|-----|---------|--|
|---|-------|----|--------|----------|-----|------|-----|-----|---------|--|

| Jumper | Setting                | Purpose                                                                                                                                                 |
|--------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| J4     | On<br>(default)        | A shunt should be installed if you are downloading the XS40 or XSP Board through the parallel port.                                                     |
|        | Off                    | The shunt should be removed if the XS40 or XSP Board is being configured from the on-board serial EEPROM (U7).                                          |
| J6     | On                     | The shunt should be installed when the on-board serial EEPROM (U7) is being programmed.                                                                 |
|        | Off<br>(default)       | The shunt should be removed during normal board use.                                                                                                    |
| J7     | 1-2 (ext)<br>(default) | The shunt should be installed on pins 1 and 2 (ext) if the 8031 microcontroller program is stored in the external 32 KByte SRAM (U8) of the XS40 Board. |
|        | 2-3 (int)              | The shunt should be installed on pins 2 and 3 (int) if the program is stored internally in the microcontroller.                                         |
| J8     | On                     | The shunt should be installed in XS40 or XSP Boards which use the 3.3V XC4000XL type of FPGAs.                                                          |
|        | Off                    | The shunt should be removed on XS40 or XSP Boards which use the 5V XC4000E type of FPGAs.                                                               |
| J10    | On                     | The shunt should be installed if the XS40 or XSP Board is being configured from the on-board serial EEPROM.                                             |
|        | Off<br>(default)       | The shunt should be removed if the XS40 or XSP Board is being downloaded from the PC parallel port.                                                     |
| J11    | On<br>(default)        | The shunt should be installed if the XS40 or XSP Board is being downloaded from the PC parallel port.                                                   |
|        | Off                    | The shunt should be removed if the XS40 or XSP Board is being configured from the on-board serial EEPROM.                                               |
| J12    | 1-2 (osc)<br>(default) | The shunt should be installed on pins 1 and 2 (osc) during normal operations when the programmable oscillator is generating a clock signal.             |
|        | 2-3 (set)              | The shunt should be installed on pins 2 and 3 (set) when the programmable oscillator frequency is being set.                                            |

#### **Testing Your XS40 Board**

Once your XS40 Board is installed and the jumpers are in their default configuration, you can test the board using the GUI-based GXSTEST utility as follows.

You start GXSTEST by clicking on the GXSTEST icon placed on the desktop during the XSTOOLS installation. This brings up the window shown below.



Next you select the parallel port that your XS40 Board is connected to from the Port pulldown list. GXSTEST starts with parallel port LPT1 as the default, but you can also select LPT2 or LPT3 depending upon the configuration of your PC.

After selecting the parallel port, you select the type of XS40 Board you are testing from the Board Type pulldown list. Then click on the TEST button to start the testing procedure. GXSTEST will configure the FPGA to perform a test procedure on your XS40 Board. After several seconds you will see a **O** displayed on the LED digit if the test completes successfully. Otherwise an E will be displayed if the test fails. A status window will also appear on your PC screen informing you of the success or failure of the test.

If your XS40 Board fails the test, you will be shown a checklist of common causes for failure. If none of these causes applies to your situation, then test the XS40 Board using another PC. In our experience, 99.9% of all problems are due to the parallel port. If you cannot get your board to pass the test even after taking these steps, then contact XESS Corp for further assistance.

#### **Programming Your XS40 Board Clock Oscillator**

The XS40/XSP Board has a 100 MHz programmable oscillator (a Dallas Semiconductor DS1075Z-100). The 100 MHz master frequency can be divided by factors of 1, 2, ... up to 2052 to get clock frequencies of 100 MHz, 50 MHz, ... down to 48.7 KHz, respectively. The divided frequency is sent to the rest of the XS40/XSP Board circuitry as a clock signal.

The divisor is stored in non-volatile memory in the oscillator chip so it will resume operation at its programmed frequency whenever power is applied to the XS40/XSP Board. You can store a particular divisor into the oscillator chip by using the GUI-based GXSSETCLK utility as follows.

You start GXSSETCLK by clicking on the GXSSETCLK icon placed on the desktop during the XSTOOLS installation. This brings up the window shown below.



Your next step is to select the parallel port that your XS40/XSP Board is connected to from the Port pulldown list. GXSSETCLK starts with parallel port LPT1 as the default, but you can also select LPT2 or LPT3 depending upon the configuration of your PC. Then select the type of XS40/XSP Board from the Board Type pulldown list.

Next you enter a divisor between 1 and 2052 into the Divisor text box and then click on the SET button. Then follow the sequence of instructions given by GXSSETCLK for moving shunts and removing and restoring power during the oscillator programming process. At the completion of the process, the new frequency will be programmed into the DS1075.

An external clock signal can be substituted for the internal 100 MHz oscillator of the DS1075. Checking the External Clock checkbox will enable this feature in the programmable oscillator chip. If this option is selected, you are then responsible for providing the external clock to the XS40/XSP Board through pin 64.

## **Programming**

This section will show you how to download a logic design from a PC into your XS40 Board and how to store a design in its optional serial EEPROM that will become active when power is applied.

#### **Downloading Designs into Your XS40 Board**

During the development and testing phases, you will usually connect your XS40 Board to the parallel port of a PC and download your circuit each time you make changes to it. You can download an FPGA design into your XS40 Board using the GXSLOAD utility as follows.

You start GXSLOAD by clicking on the GXSLOAD icon placed on the desktop during the XSTOOLS installation. This brings up the window shown below.

Next you select the parallel port that your XS40 Board is connected to from the Port pulldown list. GXSTEST starts with parallel port LPT1 as the default, but you can also select LPT2 or LPT3 depending upon the configuration of your PC. Then select the type of XS40 Board you are using from the Board Type pulldown list.



After setting the board type and parallel port, you can download .BIT files to the FPGA on your XS40 Board simply by dragging them to the FPGA/CPLD area of the GXSLOAD window as shown below.



Once you release the left mouse button and drop the file, the highlighted file name appears in the FPGA/CPLD area and the Load button in the GXSLOAD window is enabled. Clicking on the Load button will begin sending the highlighted file to the XS40 Board through the parallel port connection. .BIT files contain configuration bitstreams that are loaded into the FPGA. GXSLOAD will reject any non-downloadable files (ones with a suffix other than .BIT or .SVF). During the downloading process, GXSLOAD will display the name of the file and the progress of the current download.



You can drag & drop multiple files into the FPGA/CPLD area. Clicking your mouse on a filename will highlight the name and select it for downloading. Only one file at a time can be selected for downloading.



Double-clicking the highlighted file will deselect it so no file will be downloaded Doing this disables the Load button.



#### **Storing Non-Volatile Designs in Your XS40 Board**

The FPGA on an XS40 Board stores its configuration in an on-chip SRAM which is erased whenever power is removed. Once your design is finished, you may want to store the bitstream in a serial EEPROM placed in socket U7 on your XS40 Board. The EEPROM will configure the FPGA for operation as soon as power is applied.

The XILINX XC1700 is a series of serial EEPROMs that are compatible with the XS40 Board, but you will need an external programmer to download your bitstream into the XC1700 chip. Also the XC1700 is one-time programmable (OTP), so you will need a new chip every time you change your logic design. Table 3 lists the serial EEPROM chip you need for storing the bitstream files for each type of XS40 Board.

• Table 3: Recommended XILINX serial EEPROMS for various types of XS40 Boards.

| XS40 Board Type | Bitstream Size | XILINX EEPROM |
|-----------------|----------------|---------------|
| XS40-005E       | 95,008         | XC17128E      |
| XS40-005XL      | 151,960        | XC17256E      |
| XS40-010E       | 178,144        | XC17256E      |
| XS40-010XL      | 283,424        | XC1701        |
| XSP-010         | 95,008         | XC17S10       |

You also have the option of storing your design into an AT17C256 Atmel reprogrammable serial EEPROM if you have an XS40-005E, XS40-005XL, or XS40-010E Boards. The XS40 Board can directly program the Atmel chip, and the FPGAs on these boards have bitstream files which are small enough to fit in the AT17C256. You can load your design into the Atmel EEPROM by dragging the .BIT into the Flash/EEPROM area and clicking on the Load button. This activates the following sequence of steps:

- 1. The entire EEPROM is erased.
- 2. This FPGA on the XS40 Board is programmed to create an interface between the EEPROM and the PC parallel port.
- 3. The contents of the .BIT file are downloaded into the EEPROM through the parallel port.

Once your design is loaded into the EEPROM, the following steps will make the XS40 Board configure itself from the EEPROM upon power-on:

- Remove the downloading cable from connector J1 of the XS40 Board. (As an alternative, you can use the command XSPORT 0 to make sure the upper two data bits of the parallel port are at logic 0. These bits are connected to the mode pins of the FPGA and must be at logic 0 or the FPGA will not power-up in the active-serial mode.)
- Place a shunt on jumper J10. This sets the FPGA into the active-serial mode so it will provide a clock signal to the EEPROM which sequences the loading of the configuration from the EEPROM into the FPGA.
- 3. Remove the shunts on jumpers J4 and J11. This prevents the PC interface circuitry on the XS40 Board from interfering with the clock and data signals from the FPGA.
- 4. Apply power to the XS40 Board. The FPGA will be configured from the serial EEPROM. You may reattach the downloading cable if you need to inject test signals into your design using the XSPORT program.

#### Downloading and Uploading Data to/from the RAM in Your XS40 Board

The XS40 Board contains 32 or 128 KBytes of RAM whose contents can be downloaded and uploaded by GXSLOAD. This is useful for initializing the RAM with data for use by the FPGA and then reading the RAM contents after the FPGA has operated upon it. The RAM is loaded with data by dragging & dropping one or more .EXO, .MCS, .HEX, and/or

.XES files into the RAM area of the GXSLOAD window and then clicking on the Load button. This activates the following sequence of steps:

- 1. The FPGA on the XS40 Board is reprogrammed to create an interface between the RAM device and the PC parallel port.
- 2. The contents of the .EXO, .MCS, .HEX or .XES files are downloaded into the RAM through the parallel port. The data in the files will overwrite each other if their address ranges overlap.
- 3. After the data is downloaded to the RAM, any highlighted bitstream file in the FPGA/CPLD area is downloaded into the FPGA on the XS40 Board. Otherwise the FPGA remains configured as an interface to the RAM.

You can also examine the contents of the RAM device by uploading it to the PC. To upload data from an address range in the RAM, type the upper and lower bounds of the range into the High Address and Low Address fields below the RAM area, and select the format in which you would like to store the data using the Upload Format pulldown list. Then click on the file icon and drag & drop it into any folder. This activates the following sequence of steps:

- 1. The FPGA on the XS40 Board is reprogrammed to create an interface between the RAM device and the PC parallel port.
- 2. The RAM data between the high and low addresses (inclusive) is uploaded through the parallel port.
- 3. The uploaded data is stored in a file named RAMUPLD with an extension that reflects the file format.



# **Programmer's Models**

This section discusses the organization of components on the XS40 Board and introduces the concepts required to create applications that use both the microcontroller and the FPGA. Building FPGA-based designs is covered in detail in the *Pragmatic Logic Design* online text found at <a href="http://www.xess.com/pragmatic-2">http://www.xess.com/pragmatic-2</a> 1.html. Designs that couple the operations of the FPGA with the microcontroller are discussed in the online document <a href="http://www.xess.com/appnotes/an-103100-ucfpga.pdf">http://www.xess.com/appnotes/an-103100-ucfpga.pdf</a>.

#### Microcontroller + FPGA Design Flow

The basic design flow for building microcontroller+FPGA applications is shown in Figure 3. Initially you have to get the specifications for the system you are trying to design. Then you have to determine what inputs are available to your system and what outputs it will generate.

At this point, you have to partition the functions of your system between the microcontroller and the FPGA. Some of the input signals will go to the microcontroller, some will go to the FPGA, and some will go to both. Likewise, some of the outputs will be computed by the microcontroller and some by the FPGA. There will also be some new intra-system inputs and outputs created by the need for the microcontroller and the FPGA to cooperate.

In general, the FPGA will be used mainly for low-level functions where signal transitions occur more frequently and the control logic is simpler. A specialized serial transmitter/receiver would be a good example. Conversely, the microcontroller will be used for higher-level functions where the responses occur less quickly and the control logic is more complex. Reacting to commands passed in by the receiver is a good example. Once the design has been partitioned and you have assigned the various inputs, outputs, and functions to the microcontroller and the FPGA, then you can begin doing detailed design of the software and hardware. For the software, you can use your favorite editor to create a .ASM assembly-language file and assemble it with ASM51 to create a .HEX file for the microcontroller on the XS40 Board. For the FPGA hardware portion, you will enter truth-tables and logic equations into a .ABL or .VHDL file and compile it into an .BIT bitstream file using the XILINX Foundation software.

You can download the .HEX program file and the .BIT bitstream file to the XS40 Board using the XSLOAD program. XSLOAD stores the contents of the .HEX file into the SRAM on the XS40 Board and then it reconfigures the FPGA by loading it with the bitstream file.

When the XS40 Board is loaded with the hardware and software, you need to test it to see if it really works. The answer usually starts as "No" so you need a method of injecting test signals and observing the results. XSPORT is a simple program that lets you send test signals to the XS40 Board through the PC parallel port. You can trace the reaction of your system to signals from the parallel port by programming the microcontroller and the FPGA to output status information on the LED digit (much like placing "printf" statements in your C language programs). This is admittedly crude but will serve if you don't have access to a programmable stimulus generator or logic analyzer.



• Figure 3: FPLD+microcontroller design flow.

#### **XS40 Board Component Interconnections**

The microcontroller and the FPGA on the XS40 Board are already connected together. These pre-existing connections save you the effort of having to wire them yourself, but they also impose limitations on how your microcontroller program and the FPGA hardware will interact. A high-level view of how the microcontroller, SRAM, and FPGA on the XS40 Board are connected is shown on the following pages. A more detailed schematic is also presented at the end of this manual.

The programmable oscillator output goes directly to a synchronous clock input of the FPGA. The FPGA uses this clock to generate a clock that it sends to the XTAL1 clock input of the microcontroller.

The microcontroller multiplexes the lower eight bits of a memory address with eight bits of data and outputs this on its P0 port. Both the SRAM data lines and the FPGA are connected to P0. The SRAM uses this connection to send and receive data to and from the microcontroller. The FPGA is programmed to latch the address output on P0 under control of the ALE signal and send the latched address bits to the lower eight address lines of the SRAM.

Meanwhile, the upper eight bits of the address are output on the P2 port of the microcontroller. The 32 Kbyte SRAM on the XS40 Board uses the lower seven of these address bits while the 128 KByte SRAM on the XS40+ Board gets all eight address bits. The FPGA also receives the upper eight address bits and decodes these along with the PSENB and read/write control line (from pin P3.6 of port P3) from the microcontroller to generate the CEB and OEB signals that enable the SRAM and its output drivers, respectively. Either of the CEB or OEB signals can be pulled high to disable the SRAM and prevent it from having any effect on the rest of the XS40 Board circuitry.

One of the outputs of the FPGA controls the reset line of the microcontroller. The microcontroller can be prevented from having any effect on the rest of the circuitry by forcing the RST pin high through the FPGA. (When RST is active, the microcontroller pins are weakly pulled high.)

Many of the I/O pins of ports P1 and P3 of the microcontroller connect to the FPGA and can be used for general-purpose I/O between the microcontroller and the FPGA. In addition to being general-purpose I/O, the P3 pins also have special functions such as serial transmitters, receivers, interrupt inputs, timer inputs, and external SRAM read/write control signals. If you aren't using a particular special function, then you can use the associated pin for general-purpose I/O between the microcontroller and the FPGA. In many cases, however, you will program the FPGA to make use of the special-purpose microcontroller pins. (For example, the FPGA could generate microcontroller interrupts.) If you want to drive the special-purpose pin from an external circuit, then the FPGA I/O pin connected to it must be tristated.

A seven-segment LED digit connects directly to the FPGA. (These same FPGA pins can also drive a VGA monitor.) The FPGA can be programmed so the microcontroller can control the LEDs either through P1 or P3 or by memory-mapping a latch for the LED into the memory space of the microcontroller.

The PC can transmit signals to the XS40 Board through the eight data output bits of the parallel port. The FPGA has direct access to these signals. The microcontroller can also access these signals if you program the FPGA to pass them onto the FPGA I/O pins connected to the microcontroller.

Communication from the XS40 Board back to the PC also occurs through the parallel port. The parallel port status pins are connected to pins of microcontroller ports P1 and P3 . Either the microcontroller or the FPGA can drive the status pins. The PC can read the status pins to fetch data from the XS40 Board.

The FPGA also has access to the clock and data lines of a keyboard or mouse attached to the PS/2 port of the board.

#### • Table 4: XS40 Board pin descriptions.

| XS40 Pin | Connects to                  | Description                                                                                                                                                              |  |
|----------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 25       | S0 BLUF0                     |                                                                                                                                                                          |  |
| 26       | S1 BLUF1                     |                                                                                                                                                                          |  |
| 24       | S2 GREENO                    |                                                                                                                                                                          |  |
| 20       | S3 GRFFN1                    | These pins drive the individual segments of the LED display (S0-S6). They also drive the color and horizontal sync signals for a VGA monitor.                            |  |
| 23       | S4 RFD0                      |                                                                                                                                                                          |  |
| 18       | S5 RFD1                      |                                                                                                                                                                          |  |
| 19       | S6 HSYNCB                    |                                                                                                                                                                          |  |
| 13       | CLK                          | An input driven by the 100 MHz programmable oscillator                                                                                                                   |  |
| 44       | PC D0                        |                                                                                                                                                                          |  |
| 45       | PC D1                        | These pins are driven by the data output pins of the PC parallel port. Clocking signals                                                                                  |  |
| 46       | PC D2                        | - can only be reliably applied through pins 44 and 45 since these have additional                                                                                        |  |
| 47       | PC D3                        | hysterisis circuitry. Pins 32 and 34 are mode signals for the FPGA so you must adjust                                                                                    |  |
| 48       | PC D4                        | your design to account for the way that the Foundation tools handle these pins. pins                                                                                     |  |
| 49       | PC D5                        | 32 and 34 are not usable as general-purpose I/O on the Spartan FPGA on the XSP Board.                                                                                    |  |
| 32       | PC D6                        | Board.                                                                                                                                                                   |  |
| 34       | PC D7                        |                                                                                                                                                                          |  |
| 37       | XTAI 1                       | Pin that drives the uC clock input                                                                                                                                       |  |
| 36       | RST                          | Pin that drives the uC reset input                                                                                                                                       |  |
| 29       | ALFR                         | Pin that monitors the uC address latch enable                                                                                                                            |  |
| 14       | PSFNR                        | Pin that monitors the uC program store enable                                                                                                                            |  |
| 7        | P1 0                         |                                                                                                                                                                          |  |
| 8        | P1 1                         |                                                                                                                                                                          |  |
| 9        | P1 2                         | These pins connect to the pins of Port 1 of the uC. Some of the pins are also                                                                                            |  |
| 6        | P1 3                         | connected to the status input pins of the PC parallel port. Pin 67 drives the vertical                                                                                   |  |
| 77       | P1.4 PC S4                   | sync signal for a VGA monitor.                                                                                                                                           |  |
| 70       | P1.5 PC S3                   | 4                                                                                                                                                                        |  |
| 66       | P1 6 PC S5                   | _                                                                                                                                                                        |  |
| 67       | P1.7 VSYNCR                  |                                                                                                                                                                          |  |
| 69       | P3 1(TXD) PC S6              | These pins connect to some of the pins of Port 3 of the uC. The uC has specialized                                                                                       |  |
| 68       | P3 4(T0) PS/2 CI K           | functions for each of the port pins indicated in parentheses. Pin 62 connects to the data write pin of the uC and the write-enable pin of the SRAM. Pin 69 connects to a |  |
| 62       | P3 6/WRR) WFR                | status input pin of the PC parallel port and the PS/2 data line. Pin 68 connects to the                                                                                  |  |
| 27       | P3 7(RDR)                    | DC/O alask line                                                                                                                                                          |  |
| 41       | P0 0(AD0) D0                 | _                                                                                                                                                                        |  |
| 39       | P0 1(AD1) D1                 | -                                                                                                                                                                        |  |
| 38       | P0 2(AD2) D2<br>P0 3(AD3) D3 | These pins connect to Port 0 of the uC which is also a multiplexed address/data port.                                                                                    |  |
| 35       | P0.4(AD4) D4                 | These pins donnect to Fort of the dc which is also a multiplexed address/data port.  These pins also connect to the data pins of the SRAM.                               |  |
| 81       | P0 5(AD5) D5                 |                                                                                                                                                                          |  |
| 80       | P0.6(AD6) D6                 |                                                                                                                                                                          |  |
| 10       | P0 7(AD7) D7                 |                                                                                                                                                                          |  |
| 59       | P2 0(A8) A8                  |                                                                                                                                                                          |  |
| 57       | P2 0(A9) A9                  |                                                                                                                                                                          |  |
| 51       | P2 0(A10) A10                |                                                                                                                                                                          |  |
| 56       | P2 0(A11) A11                | These pins connect to Port 2 of the uC which also outputs the upper address byte.                                                                                        |  |
| 50       | P2 ((A12) A12                | These pins also connect to the upper address bits of the SRAM. Pins 28 and 16 ar connected to the 128 KB SRAM address pins only on the XS40+ Board. Pins 28 a            |  |
| 58       | P2 0(A13) A13                | Connected to the 126 KB SRAW address pins only on the XS40+ Board. Pins 26 and     16 do not connect to the 32 KB SRAM on the XS40 Board.                                |  |
| 60       | P2 0(A14) A14                |                                                                                                                                                                          |  |
| 28       | P2 0(A15) A15                |                                                                                                                                                                          |  |
| 16       | A16                          |                                                                                                                                                                          |  |
| 3        | An                           |                                                                                                                                                                          |  |
| 4        | A1                           |                                                                                                                                                                          |  |
| 5        | A2                           |                                                                                                                                                                          |  |
| 78       | A3                           | These pins drive the 8 lower address bits of the SRAM.                                                                                                                   |  |
| 79       | A4                           |                                                                                                                                                                          |  |
| 82       | A5                           |                                                                                                                                                                          |  |
| 83       | A6                           |                                                                                                                                                                          |  |
| 84       | A7                           |                                                                                                                                                                          |  |
| 61       | OFR                          | Pin that drives the SRAM output enable                                                                                                                                   |  |
| 65       | CFR                          | Pin that drives the SRAM chin enable                                                                                                                                     |  |
| 75       | PC S7                        | Pin that drives a status input pin of the PC parallel port                                                                                                               |  |



